Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/253145
Title: Soft error performance of junction and junctionless silicon nanotube fet based sram and inverter chain
Researcher: Durga G
Guide(s): Srinivasan R
Keywords: Engineering and Technology,Computer Science,Computer Science Hardware and Architecture
silicon nanotube
sram and inverter
University: Anna University
Completed Date: 2018
Abstract: The youngest candidate in the multi-gate FET family, Silicon nano newlinetube (SiNT FET), is studied for its single event/soft error performance. Both newlinejunction and junctionless devices are considered in this thesis. Mixed mode newlinenumerical device simulations are used to carry out the work. The work is done newlineat two levels (i) device level and (ii) circuit level. newlineThe device level single event effect is carried by analyzing the single newlineevent transient current pulses. The collected charge due to the single event newlinestrike/radiation strike is calculated from the transients, and is used a figure of newlinemerit to analyze the performance. Based on the collected charge, it has been newlineconcluded that the junctionless SiNT is more vulnerable to single event strike newlinecompared to junction-based SiNT. The studies also reveal that an insensitive newlinelocation, for example source region, could become sensitive location newlinedepending upon the incident angle of the radiation. Similarly, a sensitive newlineregion could become less sensitive to radiation in some range of the incident newlineangle. Typically the particle strikes/enter the device and comes out. This newlineentry-exit process is more interesting in the tubular channel. Since SiNT FET newlinehas tubular channel the particle may escape through the center portion of the newlinetube without disturbing the other side of the tube, for some angles. A simple newlinemodel is proposed to find out these angles, known as critical angles. newlineAt the circuit level, two 6T SRAMs, (i) a minimum sized 6T SRAM newlineusing junction-based SiNT FET devices (ii) a minimum sized 6T SRAM newlineusing junctionless SiNT FET devices, are designed and compared for their newlinesoft error performance. newline newline
Pagination: xxiii, 122p.
URI: http://hdl.handle.net/10603/253145
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File24.41 kBAdobe PDFView/Open
02_certificates.pdf449.3 kBAdobe PDFView/Open
03_abstract.pdf6.85 kBAdobe PDFView/Open
04_acknowledgment.pdf5.48 kBAdobe PDFView/Open
05_contents.pdf508.06 kBAdobe PDFView/Open
06_chapter1.pdf1 MBAdobe PDFView/Open
07_chapter2.pdf677.93 kBAdobe PDFView/Open
08_chapter3.pdf1.74 MBAdobe PDFView/Open
09_chapter4.pdf1.09 MBAdobe PDFView/Open
10_chapter5.pdf1.14 MBAdobe PDFView/Open
11_conclusion.pdf59.71 kBAdobe PDFView/Open
12_references.pdf175.91 kBAdobe PDFView/Open
13_publications.pdf228.86 kBAdobe PDFView/Open
Show full item record


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: