Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/249665
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialFPGA routing algorithm for reduction of power and delay
dc.date.accessioned2019-07-08T11:26:58Z-
dc.date.available2019-07-08T11:26:58Z-
dc.identifier.urihttp://hdl.handle.net/10603/249665-
dc.description.abstractIn the concept of explosive growth in the demand of portable computing device and wireless communication systems power dissipation is becoming a growing concern. Higher power consumption reduces the battery lifetime of portable devices affects device reliability and increases cooling cost Power consumption is an important actor of designing integrated circuits Field programmable gate array FPGA is much less ower efficient when compared with cell-based Application Specific Integrated Circuits ASIC The power inefficiency has limited application of FPGA in the area newlineof low power But FPGA has advantage that it is highly adaptable and well suited for short design cycles Thus the reduction of power consumption is important in FPGA The Signal transitions are classified into two type s namely spurious transitions or glitches and functional transition Hence reducing glitches is important because the glitch power plays a major role in total dynamic power of FPGA The glitch power reduction can be done by balancing the path to inputs of look up table It causes the signals of the look up table to arrive at the same time and no glitches were generated newlineThe main problem in using Standard FPGA routing is the route time clock has constant time and will expire before receiving replies from all the neighbors when the network is denser The second issue is if the network is sparse then the route clock time will be waiting even after it receives replies from all of its neighbors The third issue in Standard FPGA routing is poor route management because the node deletes the route available once there is no data transfer for some time But when the traffic or congestion is higher in the network the response will be received after prolong time newline newline
dc.format.extentxxi, 202p.
dc.languageEnglish
dc.relationp.183-201
dc.rightsuniversity
dc.titleCertain investigation on FPGA routing algorithm for reduction of power and delay
dc.title.alternative
dc.creator.researcherVijayakumar S
dc.subject.keywordEngineering and Technology,Computer Science,Computer Science Information Systems
dc.subject.keywordField Programmable Gate Array
dc.subject.keywordFPGA
dc.subject.keywordFPGA Routing Algorithm
dc.subject.keywordPower and Delay
dc.description.note
dc.contributor.guideSundararajan J
dc.publisher.placeChennai
dc.publisher.universityAnna University
dc.publisher.institutionFaculty of Information and Communication Engineering
dc.date.registeredn.d.
dc.date.completed2017
dc.date.awarded31/10/2017
dc.format.dimensions21 cm
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File86.75 kBAdobe PDFView/Open
02_certificates.pdf831.52 kBAdobe PDFView/Open
03_abstract.pdf84.99 kBAdobe PDFView/Open
04_acknowledgement.pdf5.5 kBAdobe PDFView/Open
05_contents.pdf108.07 kBAdobe PDFView/Open
06_list_of_symbols and abbreviations.pdf8.65 kBAdobe PDFView/Open
07_chapter1.pdf254.72 kBAdobe PDFView/Open
08_chapter2.pdf253.59 kBAdobe PDFView/Open
09_chapter3.pdf2.32 MBAdobe PDFView/Open
10_chapter4.pdf1.97 MBAdobe PDFView/Open
11_chapter5.pdf1.72 MBAdobe PDFView/Open
12_chapter6.pdf1.25 MBAdobe PDFView/Open
13_conclusion.pdf183.1 kBAdobe PDFView/Open
14_references.pdf176.01 kBAdobe PDFView/Open
15_list_of_publications.pdf90.92 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: