Please use this identifier to cite or link to this item:
http://hdl.handle.net/10603/234524
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.coverage.spatial | ||
dc.date.accessioned | 2019-03-26T09:01:26Z | - |
dc.date.available | 2019-03-26T09:01:26Z | - |
dc.identifier.uri | http://hdl.handle.net/10603/234524 | - |
dc.description.abstract | Static Random Access Memory (SRAM) has been widely utilized as the representative memory for very large scale integrated (VLSI) circuits. This is because SRAM belongs to faster technology in comparison with the previously reported technologies. However, the power consumption in SRAM is relatively high. Therefore, it is important to reduce the power consumption in SRAM cell as it plays a significant role in the memory design. The main objective of this thesis is to provide new and efficient ways to design a low power SRAM cell. This work proposes the new techniques for SRAM cell design based on seven transistors (7T) and introduces various circuit topologies and techniques to calculate leakage current, delay and power. The area and cell stability of SRAM are taken care of while optimizing the power reduction. During the research, the Half-selected cell stability of 7T SRAM cell was found to be in between 5T and 6T SRAM cells using the Wordline Voltage Control Technique. The use of an additional transistor in 7T SRAM cell structure allows read operation without disturbance as compared to the previously proposed SRAM cells. The 7T SRAM cell has very low power consumption with high Static Noise Margin (SNM) and enhanced read/write stability under large variations. With the process variation methods the gate leakage current of 1.154pA and sub-threshold current of 13.139 pA are obtained whereas read and write SNM of 520mV and 545mV are respectively achieved. newline | |
dc.format.extent | xxiii, 157p. | |
dc.language | English | |
dc.relation | ||
dc.rights | university | |
dc.title | Low power memory cell design | |
dc.title.alternative | ||
dc.creator.researcher | Akashe, Shyam | |
dc.subject.keyword | Engineering and Technology,Engineering,Engineering Electrical and Electronic | |
dc.description.note | ||
dc.contributor.guide | Sharma, Sanjay | |
dc.publisher.place | Patiala | |
dc.publisher.university | Thapar Institute of Engineering and Technology | |
dc.publisher.institution | Department of Electronics and Communication Engineering | |
dc.date.registered | ||
dc.date.completed | 2013 | |
dc.date.awarded | ||
dc.format.dimensions | ||
dc.format.accompanyingmaterial | None | |
dc.source.university | University | |
dc.type.degree | Ph.D. | |
Appears in Departments: | Department of Electronics and Communication Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
file10(chapter 7).pdf | Attached File | 147.86 kB | Adobe PDF | View/Open |
file11(references).pdf | 236.4 kB | Adobe PDF | View/Open | |
file12(publications).pdf | 137.94 kB | Adobe PDF | View/Open | |
file1(title).pdf | 84.89 kB | Adobe PDF | View/Open | |
file2(certificate).pdf | 124.53 kB | Adobe PDF | View/Open | |
file3(preliminary pages).pdf | 329.46 kB | Adobe PDF | View/Open | |
file4(chapter 1).pdf | 227.95 kB | Adobe PDF | View/Open | |
file5(chapter 2).pdf | 435.23 kB | Adobe PDF | View/Open | |
file6(chapter 3).pdf | 946.09 kB | Adobe PDF | View/Open | |
file7(chapter 4).pdf | 1.2 MB | Adobe PDF | View/Open | |
file8(chapter 5).pdf | 588.77 kB | Adobe PDF | View/Open | |
file9(chapter 6).pdf | 1.76 MB | Adobe PDF | View/Open |
Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).
Altmetric Badge: