Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/234524
Full metadata record
DC FieldValueLanguage
dc.coverage.spatial
dc.date.accessioned2019-03-26T09:01:26Z-
dc.date.available2019-03-26T09:01:26Z-
dc.identifier.urihttp://hdl.handle.net/10603/234524-
dc.description.abstractStatic Random Access Memory (SRAM) has been widely utilized as the representative memory for very large scale integrated (VLSI) circuits. This is because SRAM belongs to faster technology in comparison with the previously reported technologies. However, the power consumption in SRAM is relatively high. Therefore, it is important to reduce the power consumption in SRAM cell as it plays a significant role in the memory design. The main objective of this thesis is to provide new and efficient ways to design a low power SRAM cell. This work proposes the new techniques for SRAM cell design based on seven transistors (7T) and introduces various circuit topologies and techniques to calculate leakage current, delay and power. The area and cell stability of SRAM are taken care of while optimizing the power reduction. During the research, the Half-selected cell stability of 7T SRAM cell was found to be in between 5T and 6T SRAM cells using the Wordline Voltage Control Technique. The use of an additional transistor in 7T SRAM cell structure allows read operation without disturbance as compared to the previously proposed SRAM cells. The 7T SRAM cell has very low power consumption with high Static Noise Margin (SNM) and enhanced read/write stability under large variations. With the process variation methods the gate leakage current of 1.154pA and sub-threshold current of 13.139 pA are obtained whereas read and write SNM of 520mV and 545mV are respectively achieved. newline
dc.format.extentxxiii, 157p.
dc.languageEnglish
dc.relation
dc.rightsuniversity
dc.titleLow power memory cell design
dc.title.alternative
dc.creator.researcherAkashe, Shyam
dc.subject.keywordEngineering and Technology,Engineering,Engineering Electrical and Electronic
dc.description.note
dc.contributor.guideSharma, Sanjay
dc.publisher.placePatiala
dc.publisher.universityThapar Institute of Engineering and Technology
dc.publisher.institutionDepartment of Electronics and Communication Engineering
dc.date.registered
dc.date.completed2013
dc.date.awarded
dc.format.dimensions
dc.format.accompanyingmaterialNone
dc.source.universityUniversity
dc.type.degreePh.D.
Appears in Departments:Department of Electronics and Communication Engineering

Files in This Item:
File Description SizeFormat 
file10(chapter 7).pdfAttached File147.86 kBAdobe PDFView/Open
file11(references).pdf236.4 kBAdobe PDFView/Open
file12(publications).pdf137.94 kBAdobe PDFView/Open
file1(title).pdf84.89 kBAdobe PDFView/Open
file2(certificate).pdf124.53 kBAdobe PDFView/Open
file3(preliminary pages).pdf329.46 kBAdobe PDFView/Open
file4(chapter 1).pdf227.95 kBAdobe PDFView/Open
file5(chapter 2).pdf435.23 kBAdobe PDFView/Open
file6(chapter 3).pdf946.09 kBAdobe PDFView/Open
file7(chapter 4).pdf1.2 MBAdobe PDFView/Open
file8(chapter 5).pdf588.77 kBAdobe PDFView/Open
file9(chapter 6).pdf1.76 MBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: