Please use this identifier to cite or link to this item: http://hdl.handle.net/10603/13442
Full metadata record
DC FieldValueLanguage
dc.coverage.spatialen_US
dc.date.accessioned2013-11-28T11:16:37Z-
dc.date.available2013-11-28T11:16:37Z-
dc.date.issued2013-11-28-
dc.identifier.urihttp://hdl.handle.net/10603/13442-
dc.description.abstractElectronic applications are currently developed under reuse-based design paradigm. The availability of high level integration leads to building of millions of gates System-on-Chip (SoC). Shortened production cycles, and increasing complexity of modern electronic systems have forced designers to employ reuse-based designs approaches. The SoC is one such example where pre-designed, pre-verified cores are integrated into a system. A lot of research work has been carried out and many researchers are working extensively to optimize the test length and fault coverage. The many factors that contribute to the overall problem can be broken down as follows: (a) low Test Access Port (TAP) bandwidth (b) limited embedded core accessibility (c) large volumes of test data (d) deep sub-micron effects not covered by standard fault models and (e) undefined Test Access Mechanism (TAM) structures. In this research work, process algebra, fuzzy terminology and Integer Linear Programming (ILP) based optimal solutions are proposed to obtain the above mentioned objectives. The objective of the first approach is to optimize wrapper cells because it has direct impact on hardware overhead, test time, and tester data volume. In this work, the wrapper which separates the core under test from other cores is assumed to be IEEE 1500-compliant. The results show much improved performance compared with Dynamic State Traversal (DST) method and in the range of 0.2% to 10%. The objective of second approach is to reduce test application time by proper test scheduling. The objective of the third approach is to achieve minimized test application time compared to second by test pipelining. Finally ILP was also used to get the optimized results of embedded core with power minimization as the objective. Finite State Machine (FSM) decomposition is applied to facilitate this approach. We find that in most cases, the static power savings are between 20% and 40%, while the dynamic power savings are between 10% and 30%. newline newline newlineen_US
dc.format.extentxx, 159en_US
dc.languageEnglishen_US
dc.relation95en_US
dc.rightsuniversityen_US
dc.titleOptimization of wrapper design test access mechanism and test scheduling for embedded coresen_US
dc.title.alternativeen_US
dc.creator.researcherRohini Gen_US
dc.subject.keywordWrapper design, embedded cores, System-on-Chip(SoC), Integer Linear Programming, Test Access Mechanism, Test Access Porten_US
dc.description.noteen_US
dc.contributor.guideSalivahanan, Sen_US
dc.publisher.placeChennaien_US
dc.publisher.universityAnna Universityen_US
dc.publisher.institutionFaculty of Information and Communication Engineeringen_US
dc.date.registered1, February 2011en_US
dc.date.completeden_US
dc.date.awardeden_US
dc.format.dimensions23.5 cm x 15 cmen_US
dc.format.accompanyingmaterialNoneen_US
dc.source.universityUniversityen_US
dc.type.degreePh.D.en_US
Appears in Departments:Faculty of Information and Communication Engineering

Files in This Item:
File Description SizeFormat 
01_title.pdfAttached File36.15 kBAdobe PDFView/Open
02_certificates.pdf1.15 MBAdobe PDFView/Open
03_abstract.pdf52.85 kBAdobe PDFView/Open
04_acknowledgement.pdf37.25 kBAdobe PDFView/Open
05_contents.pdf90.59 kBAdobe PDFView/Open
06_chapter 1.pdf139.45 kBAdobe PDFView/Open
07_chapter 2.pdf358.04 kBAdobe PDFView/Open
08_chapter 3.pdf277.25 kBAdobe PDFView/Open
09_chapter 4.pdf491.79 kBAdobe PDFView/Open
10_chapter 5.pdf28.7 kBAdobe PDFView/Open
11_references.pdf50.94 kBAdobe PDFView/Open
12_publications.pdf22.75 kBAdobe PDFView/Open
13_vitae.pdf18.26 kBAdobe PDFView/Open


Items in Shodhganga are licensed under Creative Commons Licence Attribution-NonCommercial-ShareAlike 4.0 International (CC BY-NC-SA 4.0).

Altmetric Badge: